## Non-volatile Memory Friendly FPGA Synthesis

Chengmo Yang

Electrical and Computer Engineering
University of Delaware

#### **Outline**

- Introduction
- Rethink about FPGA synthesis
  - 1. Logic synthesis
  - 2. Logic/memory co-placement
  - 3. Logic placement
  - 4. Routing
- Conclusions

### Big data and artificial intelligence



Intel represents a chance to further branch out in the markets.

**FPGA** could cooperate with microprocessors as accelerator for big data and artificial intelligence applications because of its flexibility and efficiency.

#### FPGA popularity increases



Sources: Grand View Research, EE Times, TABB Group

### System stack

Applications and software grow dramatically.



**Applications** 

**Software platform** 

**Hardware platform** 

**Device element** 

**SRAM limitations** 

**Low Scalability** 

**Prone to Soft Error** 

**High Leakage Power** 

Volatile

#### Drawbacks of SRAM FPGAs



#### **Prone to Soft Error**



#### **High Leakage Power**



#### **Volatile**





Non volatile Memories (NVMs) can replace SRAM in FPGAs.

#### Non volatile memories (NVM)

**NVM** use physical characteristics to represent logic states, so data is still kept when power is off.

- Phase Change Memory (PCM)
- Resistive RAM (RRAM)
- Spin Transfer Torque Magnetic RAM (STT-MRAM)

• • •



#### Various NVM FPGAs

Both academia and industries have made intensive studies on NVM FPGAs.



#### Related works

- [1] Y. Chen, J. Zhao, and Y. Xie, "3D-NonFAR: Three-dimensional non-volatile FPGA architecture using phase change memory," in ISLPED, 2010, pp. 55-60.
- [2] A. D. Chunan Wei and D. Chen, "A scalable and high-density FPGA architecture with multi-level phase change memory," in Design, Automation and Test in Europe Conference and Exhibition (DATE), 2015, pp. 1365–1370.
- [3] Y.-C. Chen, W. Wang, H. Li, and W. Zhang, "Non-volatile 3D stacking RRAM-based FPGA," in FPL, 2012, pp. 367-372.
- [4] P. Gaillardon, D. Sacchetto, G. Beneventi, M. Ben Jamaa, L. Perniola, F. Clermidy, I. O'Connor, and G. DeMicheli, "Design and architectural assessment of 3-D resistive memory technologies in FPGAs," TNANO, vol. 12, Jan. 2013.
- [5] W. Zhao, E. Belhaire, C. Chappert, and P. Mazoyer, "Spin transfer torque (STT)-MRAM{based runtime reconfiguration FPGA circuit," TECS, vol. 9, Oct. 2009.
- [6] W. Zhao, E. Belhaire, C. Chappert, B. Dieny, and G. Prenat, "TAS-MRAM Based Low-Power High-Speed Runtime Reconfiguration (RTR) FPGA," ACM Transactions on Reconfigurable Technology and Systems (TRETS), vol. 2, Jun. 2009.

#### **NVM FPGA memory structure**

Both memory and logic can be implemented with uniform NVM block structure.



#### NVM FPGA logic structure



**FPGA** chip

**Logic structure** 

**NVM** block used as logic

#### NVM FPGA logic structure



#### **NVM FPGA challenges**

| Туре     | Area<br>(F²) | Read time(ns) | Write time(ns) | Write energy(J) | Write cycles            |
|----------|--------------|---------------|----------------|-----------------|-------------------------|
| SRAM     | 140          | 0.2           | 0.2            | 10-17           | <b>10</b> <sup>16</sup> |
| PCM      | 4            | 12            | 100            | 10-15           | 109                     |
| STT-MRAM | 20           | 35            | 35             | <b>10</b> -13   | 10 <sup>12</sup>        |
| RRAM     | 4            | 40            | 65             | 10-13           | 1014                    |

NVM drawbacks bring two major challenges to FPGAs:

- Writes are slow and energy-consuming, harmful to performance and power!
- Endurance is short and limits device lifetime!

## Where and how to address the challenges?

Where: Focus on NVM elements such as FFs, CLBs and SBs.

**How**: Tune synthesis flow to be NVM friendly.



















## Logic synthesis challenge



Q1: How to tune state encoding to reduce bit-flips in nvFF?



### Co-placement challenge



Q2: How to do logic/memory co-placement to globally balance block lifetime?



## Logic placement challenge



Q3: How to explore the huge design space to minimize bit flips in logic placement?



### Routing challenge



Q4: How to reuse paths in routing to minimize SB reconfiguration cost?

#### Overview

#### **Issues**

NVM FPGAs can overcome SRAM limitations, but have **costly writes** and **short endurance**.

# Synthesis challenges

Q1: Reduce FF runtime bit flips



Power- and hardware-aware state encoding



Q2: Balance logic/memory block lifetime



Logic/memory Co-placement Q3: CLB reconfiguration cost reduction



Fine tune logic placement

Q4: SB reconfiguration cost reduction



Reuse-aware routing

#### Our research work



# Multi-level Non-volatile FPGA Synthesis to Empower Efficient Self-adaptive System Implementations

| Topics                    | Publications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Logic synthesis           | 1. Y. Xue, M. McIlvaine and C. Yang, "Power-aware and Cost- efficient State Encoding in Non-volatile memory based FPGAs," in 25 <sup>th</sup> International Conference on Very Large Scale Integration ( <b>VLSI-SoC</b> ), 2017                                                                                                                                                                                                                                                                                     |  |
| Logic/memory co-placement | 2. Y. Xue, C. Yang and J. Hu, "Age-aware Logic and Memory Co-Placement for RRAM-FPGAs," in 54 <sup>th</sup> Design Automation Conference ( <b>DAC</b> ), 2017                                                                                                                                                                                                                                                                                                                                                        |  |
| Logic placement           | <ol> <li>Y. Xue, P. Cronin, C. Yang and J. Hu, "Fine-tuning CLB Placement to Speed up Reconfigurations in NVM-based FPGAs," in 25<sup>th</sup> International Conference on Field-Programmable Logic and Applications (FPL), 2015</li> <li>Y. Xue, P. Cronin, C. Yang and J. Hu, "Non-Volatile Memories in FPGAs: Exploiting Logic Similarity to Accelerate Reconfiguration and Increase Programming Cycles," in 23<sup>rd</sup> International Conference on Very Large Scale Integration (VLSI-SoC), 2015</li> </ol> |  |
| Routing                   | <ol> <li>Y. Xue, P. Cronin, C. Yang and J. Hu, "Routing Path Reuse Maximization for Efficient NV-FPGA Reconfiguration," in 21<sup>st</sup> Asia and South Pacific Design Automation Conference (ASP-DAC), 2016</li> <li>Y. Xue and C. Yang, "Path Reuse-aware Routing for Non-volatile Memory based FPGAs," in Integration, the VLSI Journal (Integration), Volume 10, Issue 5, 2016</li> </ol>                                                                                                                      |  |

#### **Outline**

- Introduction
- Rethink about FPGA synthesis
  - 1. Logic synthesis
  - 2. Logic/memory co-placement
  - 3. Logic placement
  - 4. Routing
- Conclusions

### State encoding affects nvFF cost and power!



State transition graph example

| State | Binary<br>encoding | One-hot encoding |  |
|-------|--------------------|------------------|--|
| $S_0$ | 000                | 00001            |  |
| $S_1$ | 001                | 00010            |  |
| $S_2$ | 010                | 00100            |  |
| $S_3$ | 011                | 01000            |  |
| $S_4$ | 100                | 10000            |  |

3 FFs in use 5 FFs in use 48 bit-flips 46 bit-flips

Basic idea: properly encoding for reducing bit flips during state transition.

## Logic synthesis



#### State transition graph construction

- 1. Get a directed transition graph G=(S,E,W)
- 2. Covert to an undirected transition graph G=(S,E,W)
  - a) Remove self-transition edges
  - b) Remove direction by merging edges (si $\rightarrow$ sj) and (sj $\rightarrow$ si)

| S | State set {si,,sj}    |  |
|---|-----------------------|--|
| E | Edge set {si↔sj}      |  |
| W | Weight set {w(si↔sj)} |  |



## Logic synthesis



#### Encoding graph conflict removing

Ideally, all adjacent states should have a Hamming distance of 1.



"conflict" is unavoidable in **odd-node circle**.

#### Conflict removing algorithm

**Step 1: Find all odd-node-circles** 

Step 2: Remove lowest-cost edges to break found circles



Step 1 is based on Johnson's algorithm [1].



The algorithm fines all elementary circles and only **odd-node circles** are selected.

Found circles:

c1={e1,e2,e3}

c2={e1,e2,e4,e5,e6}

[1] D. B. Johnson, "Finding all the elementary circuits of a directed graph," in SIAM, vol. 4, 1975.

#### Conflict removing algorithm

Step 1: Find all odd-node-circles

Step 2: Remove lowest-cost edges to break found circles | minimum set cover problem



Step 2 is based on *Quine-McCluskey algorithm* [2].

**₽** 

The algorithm offers e1 or e2 to delete.

e1 is selected since it has lower cost.

Found circles:

c1={e1,e2,e3}

c2={e1,e2,e4,e5,e6}

## Logic synthesis



#### Hardware efficient encoding

**Starting state** is the state with maximum weight summation.

**Encoding order** is based on Breadth-First Search (BFS).



33

#### **Experiment Setup**

| Sets                  | Benchmarks    | Number of FFs | Number of bit-flips |
|-----------------------|---------------|---------------|---------------------|
| ISCAS benchmarks [1]  | s386          | 14            | 3274                |
|                       | s820          | 24            | 8092                |
|                       | s832          | 26            | 7894                |
|                       | s1488         | 43            | 12632               |
|                       | s298          | 220           | 38674               |
| Real applications [2] | pval          | 28            | 7950                |
|                       | huff          | 46            | 14120               |
|                       | clarissa-str1 | 131           | 41482               |
|                       | clarissa-str2 | 496           | 141784              |
|                       | xval          | 742           | 290276              |

#### 

| Encoding schemes                | Descriptions                               |
|---------------------------------|--------------------------------------------|
| One-hot                         | Standard FPGA encoding scheme              |
| Minimum-Bit-Change (MBC)        | Traditional encoding with simple heuristic |
| Maximum Spanning Tree (MST) [3] | Competitive power-aware encoding           |
| Proposed hardware efficient     | Power and hardware aware encoding          |

- [1] M. Hansen, H. Yalcin, and J. P. Hayes, "Unveiling the ISCAS-85 Benchmarks: A Case Study in Reverse Engineering," in *IEEE Design and Test*, vol. 16, no. 3, Jul. 1999, pp. 72-80.
- [2] Z. Zhao, B. Wu, and X. Shen, "Challenging the embarrassingly sequential: parallelizing finite state machine-based computations through principled speculation," in *ASPLOS*, 2014, pp. 543–558.
- [3] W. Noth and R. Kolla, "Spanning tree based state encoding for low power dissipation," in *DATE*, 1999, pp. 1–7.

#### Normalized flip-flop count

Fewer flip-flops, more hardware efficient



Minimum-Bit-Change (MBC) Maximum Spanning Tree (MST)

"Proposed" use minimal flip-flops, same as MBC.

#### Normalized bit flip count

Fewer bit-flops, lower power consumption



Each state transition causes 2 bit flips in one-hot, and requires 1 bit flip at minimum.

Therefore theoretical upper bound of reduction is **50%**.

Minimum-Bit-Change (MBC) Maximum Spanning Tree (MST)

### **Outline**

- Introduction
- Rethink about FPGA synthesis
  - 1. Logic synthesis
  - 2. Logic/memory co-placement
  - 3. Logic placement
  - 4. Routing
- Conclusions

## Co-placement framework





## Dynamic reconfiguration region allocation

1. Find a **memory** cluster (young block rectangular region)

**Dynamic programming** is applied to find an **all-1 submatrix** bigger than memory.

2. Specify a design placement (memory +logic) area.



## Dynamic reconfiguration region allocation

1. Find a **memory** cluster (young block rectangular region)

2. Specify a design placement (memory +logic) area.

**Reshape** the area to **minimize** the margin area for performance.



For example, a design with **3 memory (M)** + **5 logic (L)** blocks



Initialize a **square** area for design including the found cluster (close to corner).

## Co-placement framework





## Age-aware co-placement



### **Experimental Setup**

FPGA architecture: Altera Stratix IV

❖ CAD toolkit: VTR 7.0 [1]

#### **Co-placement methods**

| Scheme                      | Baseline<br>(VTR) | Optional region [2] (OR) | Proposed |
|-----------------------------|-------------------|--------------------------|----------|
| Region shape flexibility    | -                 | +                        | ++       |
| Region location flexibility | -                 | +                        | ++       |
| Age aware                   | -                 | +                        | ++       |
| Co-placement                | -                 | -                        | +        |

#### 10 Titan benchmarks [3]

| No | Benchmarks    |
|----|---------------|
| 1  | stereo_vision |
| 2  | neuron        |
| 3  | sparcT1_core  |
| 4  | des90         |
| 5  | SLAM_spheric  |
| 6  | dart          |
| 7  | Bitonic_mesh  |
| 8  | stap_qrd      |
| 9  | cholesky_bdti |
| 10 | gsm_switch    |

- [1] Jason Luu et al., "VTR 7.0: Next Generation Architecture and CAD System for FPGAs," in *ACM Transactions on Reconfigurable Technology and Systems*, 7(2):1–30, Jun. 2014.
- [2] E. Stott, J. S. J. Wong, and P. Y. K. Cheung, "Degradation analysis and mitigation in FPGAs," in *International Conference on Field Programmable Logic and Applications (FPL)*, Sep. 2010, pp. 428-433.
- [3] K. E. Murray, S. Whitty, S. Liu, J. Luu, and V. Betz, "Titan: Enabling large and complex benchmarks in academic CAD," in *Field Programmable Logic and Applications (FPL)*, Sep. 2013, pp. 1-8.

## Block write distribution (500 rounds)





Baseline is **highly skewed** in the original VTR.



OR is more-or-less balanced within each region, but unbalanced across regions.



Write

Proposed is much more balanced than the other two schemes.

## Maximum write count curve (500 rounds)



### **Outline**

- Introduction
- Rethink about FPGA synthesis
  - 1. Logic synthesis
  - 2. Logic/memory co-placement
  - 3. Logic placement
  - 4. Routing
- Conclusions

## Logic placement





#### Write reduction via bit level reuse

#### Basic idea: **read-before-write** strategy



| Туре | Read<br>time (ns) | Write<br>time (ns) |
|------|-------------------|--------------------|
| SRAM | 0.2               | <b>0.2</b>         |
| PCM  | 12 🛨              | 100                |

#### Why this works for NVM?

#### For PCM

Without RBW 
$$\longrightarrow$$
 4 writes  $\longrightarrow$  400ns  
With RBW  $\longrightarrow$  4 reads+ $\longrightarrow$  148ns  
1 write

**Great Improvement!** 

#### **For SRAM**

Without RBW 
$$\longrightarrow$$
 4 writes  $\longrightarrow$  0.8ns  
With RBW  $\longrightarrow$  4 reads+  $\longrightarrow$  1ns  
1 write

No benefit!

## Fine-tuning logic placement cost model



CLB reconfiguration cost is defined by three-level costs.

## Logic placement





## Two-level flexibility

Different **LUT** and **CLB** mappings will result in different CLB cost.



## Huge design space to explore!



Use optimal bipartite graph matching to fully exploit each level flexibility

- ✓ Use **matrix** to represent all possible cost values at each level
- ✓ Use **Kuhn-Munkres (KM)** algorithm to solve the optimal matching problem

## Proposed design space exploration approach



Use LUT level as an example

### Kuhn-Munkres (KM) algorithm [1]

Problem : Optimal weighted bipartite mapping

Input : Bipartite graph weights (matrix)

Output : Optimal one-to-one mapping

• Complexity: O(n<sup>3</sup>)



## Logic placement





## Proposed fine-tuning logic placement



## **Experimental Setup**

FPGA architecture: Altera Stratix IV

❖ CAD toolkit: VTR 7.0 [1]

#### **Placement methods**

| Schemes              | Flexibilities exploited |          | Timing       |
|----------------------|-------------------------|----------|--------------|
| Schemes              | LUT swap                | CLB swap | optimization |
| Baseline             | 1                       | -        | +            |
| Optimal mapping (OM) | +                       | +        | -            |
| R&T1 (α=0.25)        | +                       | +        | +            |
| R&T2 (α=0.50)        | +                       | +        | +            |
| R&T3 (α=0.75)        | +                       | +        | +            |

# 9 Microelectronics Center of North Carolina (MCNC) benchmarks [2]

|          |             | No | Benchmark | LUT# | CLB# |
|----------|-------------|----|-----------|------|------|
| Case1    | 21          | 1  | tseng     | 1046 | 105  |
| cus      | <i>e1</i>   | 2  | ex5p      | 1064 | 107  |
|          | >           | 3  | diffeq    | 1494 | 150  |
|          | <b>&gt;</b> | 4  | alu4      | 1522 | 153  |
|          | <b>&gt;</b> | 5  | seq       | 1750 | 175  |
|          | >           | 6  | s298      | 1930 | 194  |
|          | <b>-</b>    | 7  | elliptic  | 3602 | 361  |
| <b>↓</b> |             | 8  | spla      | 3690 | 369  |
| Cas      | sex         | 9  | ex1010    | 4598 | 460  |

<sup>[1]</sup> Jason Luu et al., "VTR 7.0: Next Generation Architecture and CAD System for FPGAs," in ACM Transactions on Reconfigurable Technology and Systems, 7(2):1–30, Jun. 2014.

<sup>[2]</sup> F. Brglez, D. Bryan, and K. Kozminski, "Combinational profiles of sequential benchmark circuits," in *International Symposium on Circuits and Systems (ISCAS)*, 1989, pp. 1929–1934.

### Normalized reconfiguration bit flips

#### The smaller the better

## Normalized critical path

The smaller the better





Overall  $\alpha$ = 0.5 is the best among these configurations.

### **Outline**

- Introduction
- Rethink about FPGA synthesis
  - 1. Logic synthesis
  - 2. Logic/memory co-placement
  - 3. Logic placement
  - 4. Routing
- Conclusions

## Routing





## Bit-level SB reconfiguration cost



SB reconfiguration cost is defined by two level costs.

## Bit-level SB reconfiguration cost



SB reconfiguration cost is defined by two level costs.

One SB reconfiguration: 
$$RR_{SB} = N_{old} + N_{new} - 2R$$

Total SB reconfiguration: 
$$Cost_{reconfig} = \sum_{i=1}^{NUM_{SB}} RR_{SB_i}$$

## Routing





### Path definition and characterization

Characterization: Path P={(CLB<sub>i</sub>,CLB<sub>j</sub>),(SB<sub>first</sub>...SB<sub>last</sub>)}.



If path P can be reused,



Switches in SB2 and SB3 can be reused.



SB reuse is equivalent to path reuse!

**FPGA** 

## Two types of reusable paths

#### Full Reuse

All SBs on old path can be reused.





New path **Old** path

#### Partial Reuse

**Some SBs** on old path can be reused.



Starting and ending points are the **same**.

Starting/ending point is **not the same**.



Full reuse is a subset of partial reuse.

## Reusable path recognition



## Routing





### Reuse-aware routing algorithm

**Basic routing:** Select routing resources to finish connection in each net.



**Proposed routing:** reuse reusable paths and route other paths



ε: threshold of relaxation ε=1% means relax paths whose delay is < 1% shorter than critical path.

## **Experimental Setup**

FPGA architecture: Altera Stratix IV

❖ CAD toolkit: VTR 7.0 [1]

#### **Routing methods**

| Schemes  | Reusable path identification | Reuse<br>maximization | Reuse-aware routing |
|----------|------------------------------|-----------------------|---------------------|
| Baseline | -                            | -                     | -                   |
| DIR      | +                            | -                     | +                   |
| Proposed | +                            | +                     | +                   |

**DIR**: Proposed scheme without reuse maximization

# 9 Microelectronics Center of North Carolina (MCNC) benchmarks [2]

|          |             | No | Benchmark | LUT# | CLB# |
|----------|-------------|----|-----------|------|------|
| C        |             | 1  | tseng     | 1046 | 105  |
| Case1    | <b>&gt;</b> | 2  | ex5p      | 1064 | 107  |
|          | <b>&gt;</b> | 3  | diffeq    | 1494 | 150  |
|          | <b>&gt;</b> | 4  | alu4      | 1522 | 153  |
|          | <b>&gt;</b> | 5  | seq       | 1750 | 175  |
|          |             | 6  | s298      | 1930 | 194  |
|          | <b>&gt;</b> | 7  | elliptic  | 3602 | 361  |
| <b>↓</b> |             | 8  | spla      | 3690 | 369  |
| Case8    |             | 9  | ex1010    | 4598 | 460  |

<sup>[1]</sup> Jason Luu et al., "VTR 7.0: Next Generation Architecture and CAD System for FPGAs," in *ACM Transactions on Reconfigurable Technology and Systems*, 7(2):1–30, Jun. 2014.

<sup>[2]</sup> F. Brglez, D. Bryan, and K. Kozminski, "Combinational profiles of sequential benchmark circuits," in *International Symposium on Circuits and Systems (ISCAS)*, 1989, pp. 1929–1934.

## SB reconfiguration cost reduction



## Normalized critical path delay



### Select the best ε



### **Outline**

- Introduction
- Rethink about FPGA synthesis
  - 1. Logic synthesis
  - 2. Logic/memory co-placement
  - 3. Logic placement
  - 4. Routing
- Conclusions

## NVM friendly synthesis flow

NVM friendly synthesis flow would increase the popularity and practicality of NVM FPGAs.



### THE END

Questions are welcome.

chengmo@udel.edu